

#### **DM7474**

# **Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs**

#### **General Description**

This device contains two independent positive-edge-triggered D flip-flops with complementary outputs. The information on the D input is accepted by the flip-flops on the positive going edge of the clock pulse. The triggering occurs at a voltage level and is not directly related to the transition time of the rising edge of the clock. The data on the D input may be changed while the clock is low or high without affecting the outputs as long as the data setup and

hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.

#### **Features**

Alternate Military/Aerospace device (5474) is available.
 Contact a Fairchild Semiconductor Sales
 Office/Distributor for specifications.

#### **Connection Diagram**



Order Number 5474DMQB, 5474FMQB, DM5474J, DM5474W, DM7474M or DM7474N See Package Number J14A, M14A, N14A or W14B

#### **Function Table**

| Inputs |     |     |   | Outputs  |                    |  |
|--------|-----|-----|---|----------|--------------------|--|
| PR     | CLR | CLK | D |          |                    |  |
| L      | Н   | Х   | Х | Н        | Г                  |  |
| Н      | L   | X   | Х | L        | Н                  |  |
| L      | L   | X   | х | Н        | Н                  |  |
|        |     |     |   | (Note 1) | (Note 1)           |  |
| Н      | н   | 1   | н | Н        | L                  |  |
| Н      | н   | 1   | L | L        | Н                  |  |
| Н      | н   | L   | × | $Q_{0}$  | $\overline{Q}_{o}$ |  |

H = High Logic Level

X = Either Low or High Logic Level

L = Low Logic Level

↑ = Positive-going transition of the clock.

Note 1: This configuration is nonstable; that is, it will not persist when either the preset and/or clear inputs return to their inactive (high) level. Q<sub>0</sub> = The output logic level of Q before the indicated input conditions were established.

### **Absolute Maximum Ratings** (Note 2)

Supply Voltage 7V
Input Voltage 5.5V
Operating Free Air Temperature Range

DM54 and 54 DM74 Storage Temperature Range -55°C to +125°C 0°C to +70°C -65°C to +150°C

## **Recommended Operating Conditions**

| Symbol           | Pai                           | rameter         |     | DM5474 |      |      | DM7474 |      | Units |
|------------------|-------------------------------|-----------------|-----|--------|------|------|--------|------|-------|
|                  |                               |                 | Min | Nom    | Max  | Min  | Nom    | Max  | 1     |
| V <sub>cc</sub>  | Supply Voltage                |                 | 4.5 | 5      | 5.5  | 4.75 | 5      | 5.25 | ٧     |
| V <sub>IH</sub>  | High Level Inpu               | t Voltage       | 2   |        |      | 2    |        |      | ٧     |
| V <sub>IL</sub>  | Low Level Input               | Voltage         |     |        | 0.8  |      |        | 0.8  | ٧     |
| Тон              | High Level Output Current     |                 |     |        | -0.4 |      |        | -0.4 | mA    |
| I <sub>OL</sub>  | Low Level Output Current      |                 |     |        | 16   |      |        | 16   | mA    |
| f <sub>CLK</sub> | Clock Frequency (Note 4)      |                 | 0   |        | 15   | 0    |        | 15   | MHz   |
| t <sub>w</sub>   | Pulse Width                   | Clock High      | 30  |        |      | 30   |        |      |       |
|                  | (Note 4)                      | Clock Low       | 37  |        |      | 37   |        |      | ns    |
|                  |                               | Clear Low       | 30  |        |      | 30   |        |      |       |
|                  |                               | Preset Low      | 30  |        |      | 30   |        |      |       |
| t <sub>su</sub>  | Input Setup Time (Notes 3, 4) |                 | 20↑ |        |      | 20↑  |        |      | ns    |
| t <sub>H</sub>   | Input Hold Time               | (Notes 3, 4)    | 5↑  |        |      | 5↑   |        |      | ns    |
| T <sub>A</sub>   | Free Air Operati              | ing Temperature | -55 |        | 125  | 0    |        | 70   | ,C    |

Note 2: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter           | Cond                                         | Conditions                                   |     | Тур      | Max  | Units |
|-----------------|---------------------|----------------------------------------------|----------------------------------------------|-----|----------|------|-------|
|                 |                     |                                              |                                              |     | (Note 5) |      |       |
| Vı              | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>I</sub> =      | $V_{CC} = Min, I_1 = -12 \text{ mA}$         |     |          | -1.5 | ٧     |
| V <sub>OH</sub> | High Level Output   | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max |                                              | 2.4 | 3.4      |      | ٧     |
|                 | Voltage             | V <sub>IL</sub> = Max, V <sub>IH</sub>       | = Min                                        |     |          |      |       |
| V <sub>OL</sub> | Low Level Output    | V <sub>CC</sub> = Min, I <sub>OL</sub>       | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max |     | 0.2      | 0.4  | ٧     |
|                 | Voltage             | $V_{IH} = Min, V_{IL}$                       | = Max                                        |     |          |      |       |
| I <sub>I</sub>  | Input Current @ Max | V <sub>CC</sub> = Max, V <sub>I</sub> = 5.5V |                                              |     |          | 1    | mA    |
|                 | Input Voltage       |                                              |                                              |     |          |      |       |
| I <sub>IH</sub> | High Level Input    | V <sub>CC</sub> = Max                        | D                                            |     |          | 40   |       |
|                 | Current             | $V_1 = 2.4V$                                 | Clock                                        |     |          | 80   | μΑ    |
|                 |                     |                                              | Clear                                        |     |          | 120  |       |
|                 |                     |                                              | Preset                                       |     |          | 40   |       |
| I <sub>IL</sub> | Low Level Input     | V <sub>CC</sub> = Max                        | D                                            |     |          | -1.6 |       |
|                 | Current             | $V_1 = 0.4V$                                 | Clock                                        |     |          | -3.2 | mA    |
|                 |                     | (Note 8)                                     | Clear                                        |     |          | -3.2 |       |
|                 |                     |                                              | Preset                                       |     |          | -1.6 |       |
| los             | Short Circuit       | V <sub>CC</sub> = Max                        | DM54                                         | -20 |          | -55  | mA    |
|                 | Output Current      | (Note 6)                                     | DM74                                         | -18 |          | -55  |       |
| Icc             | Supply Current      | V <sub>CC</sub> = Max (Note 7)               |                                              |     | 17       | 30   | mA    |

Note 5: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 3: The symbol  $(\uparrow)$  indicates the rising edge of the clock pulse is used for reference.

Note 4:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

Note 6: Not more than one output should be shorted at a time.

Note 7: With all outputs open, I  $_{CC}$  is measured with the Q and  $\overline{Q}$  outputs high in turn. At the time of measurement the clock is grounded.

# Electrical Characteristics (Continued)

Note 8: Clear is tested with preset high and preset is tested with clear high.

Switching Characteristics at  $V_{CC}$  = 5V and  $T_A$  = 25°C (See Section 1 for Test Waveforms and Output Load)

|                  |                          | From (Input)                 | R <sub>L</sub> = | Units |     |  |
|------------------|--------------------------|------------------------------|------------------|-------|-----|--|
| Symbol           | Parameter                | To (Output)                  | C <sub>L</sub> = |       |     |  |
|                  |                          |                              | Min              | Max   |     |  |
| f <sub>MAX</sub> | Maximum Clock            |                              | 15               |       | MHz |  |
|                  | Frequency                |                              |                  |       |     |  |
| t <sub>PHL</sub> | Propagation Delay Time   | Preset                       |                  | 40    | ns  |  |
|                  | High to Low Level Output | to Q                         |                  |       |     |  |
| t <sub>PLH</sub> | Propagation Delay Time   | Preset                       |                  | 25    | ns  |  |
|                  | Low to High Level Output | to Q                         |                  |       |     |  |
| t <sub>PHL</sub> | Propagation Delay Time   | Clear                        |                  | 40    | ns  |  |
|                  | High to Low Level Output | to Q                         |                  |       |     |  |
| t <sub>PLH</sub> | Propagation Delay Time   | Clear                        |                  | 25    | ns  |  |
|                  | Low to High Level Output | to Q                         |                  |       |     |  |
| t <sub>PHL</sub> | Propagation Delay Time   | Clock to                     |                  | 40    | ns  |  |
|                  | High to Low Level Output | Q or $\overline{\mathbf{Q}}$ |                  |       |     |  |
| t <sub>PLH</sub> | Propagation Delay Time   | Clock to                     |                  | 25    | ns  |  |
|                  | Low to High Level Output | Q or $\overline{\mathbb{Q}}$ |                  |       |     |  |



